1 APRIL 1961

THE INSTITUTE OF RADIO ENGINEERS, INC. 1 East 79th Street, New York 21, New York 61 IRE 28. C Re: 60 IRE 28 PS7

TO: Members of the Standards Committee and Chairmen of all Measurements Subcommittees

FROM: J. G. Kreer, Jr., Measurements Coordinator

SUBJECT: Proposed IRE Standards on Solid State Devices: Methods of Testing Junction Transistors for Large-Signal Applications, 1960

The enclosed Proposed IRE Standards on Solid State Devices: Methods of Testing Junction Transistors for Large-Signal Applications, 1960 is forwarded to you for comment. Additional copies are available for Committee and Subcommittee members, upon request to the Technical Secretary, IRE, L. G. Cumming, 1 East 79th Street, New York 21, New York.

It is urgently requested that this Proposed Standard be given careful consideration by the Measurements Subcommittees and that written comments be forwarded not later than May 20, 1961.

Comments should be sent to the following:

Dr. R. L. Pritchard Texas Instruments, Inc. P. O. Box 5012 Dallas, Texas

with a copy to:

Mr. J. G. Kreer, Jr. Bell Telephone Laboratories, Inc. Whippany, New Jersey

If no comments are received by May 20, 1961, it will be assumed that the Proposed Standard is satisfactory and it will be submitted for approval by the IRE Standards Committee.

> J. G. Kreer, Jr. Measurements Coordinator

Enclosure ccs: Solid State Devices Committee

. ...

50.

THE INSTITUTE OF RADIO ENGINEERS, INC. 1 East 79th Street, New York 21, N. Y.

)

60 IRE 28, PS7 December, 1960

### PROPOSED IRE STANDARDS ON SOLID STATE DEVICES METHODS OF TESTING JUNCTION TRANSISTORS FOR LARGE-SIGNAL APPLICATIONS, 1960

### Committee Personnel

R. L. Trent - Chairman 53-60

| C. | Μ. | Chang  | 159 - 160 | R. S. | #417      | 157 - 160 |
|----|----|--------|-----------|-------|-----------|-----------|
| M. | L. | Embree | 159 - 160 | W.D.  | Reiner    | 150 - 160 |
| ٧. | R. | Saari  | 159 - 160 |       | 110 11101 |           |

THE INSTITUTE OF RADIO ENGINEERS, Inc. 1 East 79th Street, New York 21, N. Y. 60 IRE 28. 257 December, 1960 .....

#### NOTE

The Figures shown in conjunction with the text of this proposal have been included for reference purposes only and the final Figures that will appear are appended at the rear.

#### 60 INE 28. ES7 December, 1960

#### TABLE OF CONTENTS

#### METHODS OF TESTING JUNCTION TRANSISTORS FOR LARGE SIGNAL APPLICATIONS

- 1.0 General
  - 1.1 Scope
  - 1.2 Four-Terminal Representation
  - 1.3 Regions of Operation
  - 1.4 Switching Properties
  - 1.5 List of Terms
  - 1.6 Characteristics for Large-Signal Applications
  - 1.7 General Precautions
    - 1.7.1 Instrumentation
    - 1.7.2 Maximum Ratings
    - 1.7.3 Repeatability of Measurement
    - 1.7.4 Polarities
    - 1.7.5 Temperature Effects
    - 1.7.6 Spurious Current Surges
- 2.0 Methods of Measurement
  - 2.1 Static Characteristic Families
  - 2.2 Breakdown Voltages
    - 2.2.1 BV<sub>CBO</sub> 2.2.2 BV<sub>EBO</sub> 2.2.3 BV<sub>CEO</sub> 2.2.4 BV<sub>CES</sub> 2.2.5 BV<sub>CEX</sub> 2.2.6 V<sub>RT</sub> 2.2.7 V<sub>CE</sub> (sus)
    - 2.2.8 Precautions

60 IRE 28. PS7 December, 1960

## Table of Contents (Con.~) 2.3 Reverse Cut-off Currents 2.3.1 ICBO, ICBS, IEBO, and IEBS 2.3.2 ICED, ICES, IBEO, and IBES 2.3.3 ICEX and IREK 2.3.4 Precautions 2.4 Saturation Voltages 2.4.1 V<sub>CE</sub> (sat) 2.4.2 V<sub>BE</sub> (sat) 2.4.3 V<sub>CB</sub> (sat) 2.4.4 V<sub>EB</sub> (sat) 2.4.5 Precautions 2.5 Current Transfer Ratios and Transadvittance, Transconductance 2.5.1 Small-Signal Forward-Current Transfer Ratios; hg, hfb 2.5.2 Small-Signal Transadmittance, yfe; and Transconductance, gfe 2.5.3 Large-Signal Current Transfer Ratios 2.5.3.1 h 2.5.3.2 h<sub>FE</sub> (inv) 2.5.3.3 $h_{FE}$ ( $\triangle$ ) 2.6. Input Resistances 2.6.1 h<sub>IE</sub> 2.6.2 h<sub>IE</sub> ( ( )

- 2.6.3 Precautions
- 2.7 Cut-off and Unity Current Transfer Ratio Frequencies
  - 2.7.1 fhfb
  - 2.7.2 fhfe
- 2.7.3 Precautions

60 IRE 28. 857

Table of Contents (con...)

- 2,8 <u>Capacitances</u> 2,8,1 C<sub>ob</sub>, C<sub>os</sub> 2,8,2 C<sub>de</sub> 2,8,3 C<sub>cb</sub> (dir.) 2,8,4 Precautions
- 2.9 Real Part of his

2.9.1 Reh

- 2.9.2 Procentions
- 2.10 Dynamic Measurements
  - 2.10.1 Switching Times
    - 2.10.1.1 Constant-Current Drive
    - 2.10.1.2 Constant-Voltage Drive
    - 2.10.1.3 Combinational Drive
  - 2.10.2 Saturation Stored-Charge Measurements (Qg)
  - 2.10.3 Saturation Stored-Charge Time Constant Measurements ( $\mathcal{T}_{a}$ )
  - 2.10.4 Precautions

60 IRE 28 . 857 Decembér, 1960

# Methods of Testing Junction Transistors for Large-Signal Applications

1.1 Scope

This standard describes and recommends methods of measurement of the important characteristics of junction transistors in large-signal applications. Examples of this type of usage include power amplifiers, pulse amplifiers, sinusoidal oscillators, multivibrator-type switches, current switches and regenerative pulse generators.

Large-signal modes of operation involve excursions of the operating point over large ranges of the device characteristics. Often, the operating point may move from a low-current cut-off region, through an essentially linear active region, to a high-current saturation region. The transistor can be considered as a switch, being OFF in the low-current cut-off region and ON in the high-current saturation region.

Transistors generally fall into two categories:

- a) Devices whose common-base short-circuit forwardcurrent transfer ratio h<sub>fb</sub> is greater than unity, and
- b) Devices whose common-base short-circuit forwardcurrent transfer ratio h<sub>fb</sub> is less than unity.

Point-contact and four-region transistors, for example, generally fit into the first category and three-region junction transistors into the latter. Methods of testing point-contact transistors for large-signal applications have been described in a previous standard.<sup>1</sup> This standard considers the methods of test for threeregion junction transistors of category "b".

1. "IRE Standards on Solid-State Devices: Methods of Testing Point-Contact Transistors for Large-Signal Applications", 1958 (58 IRE 28 S1) PRCC, IRE, Vol. 46 pp 878-888 May, 1958.

- **1** -

#### 60 IRE 28. PS7 December, 1960

In the case of junction transistors, the large-signal behavior may be expressed in an approximate analytical form which applies over the entire range of operation. In addition, piecewise linear approximations of the characteristics are frequently required to specify the performance requirements of specific devices. The procedures for measuring the parameters of both the analytical and the piecewise approximations are described.

#### 1.2 Four-Terminal Representation

In non-linear applications, the device behavior must be specified adequately in all regions of operation. Pulse or switching operation is a special case of large-signal operation and many of the tests described in the following sections apply directly to other large-signal applications such as Class B or Class C amplifiers.

In large-signal applications the transistor can be represented by a two-port network whose de behavior may be described by input voltage  $V_{I}$  and current  $I_{I}$  and output voltage  $V_{0}$  and current  $I_{0}$  as shown in Fig. 1. This is analogous to the small-signal case,<sup>2</sup> where the ac behavior may be similarly described.



#### Fig Lo - General Two-Port Network Representation

2. "IRE Standards on Solid-State Devices: Methods of Testing Transistors", 1956, (56 IRE 28. S2) Proc. IRE, Vol. 44 No. 11 pp 1542-1561 November, 1956.

#### 60 IRE 28. BS7 December, 1960

There are many ways of specifying the functional relationships between  $V_{T^3} I_{T^3} V_0$ and  $I_0$ , and the choice of the appropriate set depends upon the nature of the device to be characterized. The small-signal h parameters or analogous largesignal parameters are used in this standard where appropriate. Small signal parameters are recommended for some measurements because of ease of instrumentation and interpretation, together with greater reproducibility.

1.3 Regions of Operation

In large-signal applications, the device behavior must be described over the entire range of operation, and it is convenient to divide the static characteristics into three regions<sup>3,4</sup> for purposes of making measurements.

| Region I   | <ul> <li>A region in which both the emitter and<br/>collector junctions are biased in the reverse<br/>or high-resistance direction. Considered as<br/>a switch the transistor is in the OFF condition.</li> </ul>                                                                   |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Region II  | A region in which the emitter junction is biased<br>in the forward direction, the collector junction<br>is biased in the reverse direction, and the collector<br>current is not limited by the external collector<br>circuit. This region is usually called the<br>"active region". |
| Region III | A region in which the emitter and collector<br>junctions are biased in the forward direction<br>and the magnitude and direction of the collector                                                                                                                                    |

current are determined primarily by the external collector circuit. Considered as a switch, the

transistor is in the ON condition. A. E. Anderson, "Transistors in Switching Circuits", Proc. IRE, Vol. 40,

No. 11, pp 1541-1558, November, 1952

3.

4. J. J. Ebers and J. L. Moll, "Large-Signal Behavior of Junction Transistors", Prec. IRE, Vol. 42, No. 12, pp 1611-1772, December 1954.

**~** 3 ~

#### 60 IRE 28. PS7 December, 1960

Non-linearities complicate the analysis of circuits in which the operating point of the transistor traverses two or more of the above regions. However, a combination of static and dynamic parameters may be chosen which adequately describes the behavior of the junction transistor in the three regions.

1.4 Switching Properties

In switching and pulse amplifier applications, the transistor is usually connected so that a signal applied at the input terminals can control the impedance at the output terminals to provide either a high or low output impedance. The primary factors of importance in such applications are the impedances in the two regions (ON or OFF), the speed with which the transistor switches from one region to the other, and the input loading characteristics.

The delay, rise, storage, and fall times 4,5 of the transistor are highly circuit-dependent, varying with the drive currents and voltages and the terminating impedances.

1.5 List of Terms

The notation used in this standard is consistent with "IRE Standards on Letter Symbols for Semiconductor Devices".<sup>6</sup>

- J. L. Moll, "Large-Signal Transient Response of Junction Transistors".
   Proc. IRE Vol. 42 No. 12 pp 1773-1784, December 1954
- 6. "IRE Standards on Letter Symbols for Semiconductor Devices", 1956
  (56 IRE 28. S1) Proc. IRE. Vol. 44 pp. 934-937, July, 1956.

-4-

60 IRE 28. 237 December, 1960

| Notation                              | Ref. Sect. | Definition                                                                                                                                                                                                                                                                                                    |
|---------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BV <sub>CEO</sub> BV <sub>EBO</sub> , | 2.2        | The breakdown voltage between the electrode indicated<br>by the first subscript when it is biased in the<br>reverse (high resistance) direction and the reference<br>electrode, the other electrode being open-circuited.                                                                                     |
| BV <sub>CES</sub>                     | 2.2        | The breakdown voltage between the electrode indicated<br>by the first subscript when it is biased in the<br>reverse (high resistance) direction and the reference<br>electrode, the other electrode being short-circuited<br>to the reference electrode.                                                      |
| BVCEX                                 | 2.2        | The breakdown voltage between the electrode indicated<br>by the first subscript when it is blased in the<br>reverse (high resistance) direction and the reference<br>electrode, the other electrode being returned to<br>the reference electrode through a given resistance<br>and/or specified reverse blas. |
| C <sub>ie</sub>                       | 2.8        | The input capacitance is the shunt capacitance at the input terminals with the output ac open-circuited,                                                                                                                                                                                                      |
| C <sub>ob</sub> , C <sub>oe</sub>     | 2.8        | The output capacitance is the shunt capacitance at the output terminals with the input ac open-circuited.                                                                                                                                                                                                     |
| C <sub>CD</sub> (dir.).               | 2.8        | The direct interterminal capacitance between the collector and base terminals in the capacitance appearing between collector and base terminals with all other terminals ac grounded.                                                                                                                         |
| fhip, fhie                            | 2.7        | The small-signal short-circuit forward-current transfer ratio cut-off frequency is the frequency in cycles per second at which the absolute value of the small-signal short-circuit forward-current transfer ratio is $\sqrt{2}/2$ times its value at the low frequency specified.                            |
| fl                                    | 2.7        | The unity current transfer ratio frequency is the frequency in cycles per second at which the absolute value of h <sub>fe</sub> is unity.                                                                                                                                                                     |
| ft                                    | 2.7        | The frequency in cycles per second at which the -6 db,/ octave asymptote of h crosses the zero db, axis on a log $h_{fe}$ vs, log f plot, this asymptote intersecting the low-frequency asymptote at the frequency $f_{hfe}$ .                                                                                |

.

.

•

- 5 -

60 IRE 28. PS7

| Notation                                                                   | Ref. Sect. | Definition                                                                                                                                                                                                                                                                  |
|----------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 8 <sub>16</sub>                                                            | 2.5        | The small-signal short-circuit transcondustance is<br>the quotient of the ac output current divided by<br>the ac input voltage, with zero ac output voltage.                                                                                                                |
| h <sub>fe</sub> , h <sub>fb</sub>                                          | 2.5        | The small-signal short-circuit forward-current<br>transfer ratio is the ratio of the ac output current<br>to the ac input current, with zero ac output voltage.                                                                                                             |
| h <sub>FE</sub>                                                            | 2.5        | The static forward-current transfer ratio is the ratio of the dc cutput current to the dc input current.                                                                                                                                                                    |
| h <sub>FE</sub> (Δ)                                                        | 2.5        | The large-signal forward-current transfer ratio is<br>the ratio of the change in output current ( $\Delta I_0$ )<br>to the corresponding change in input current<br>( $\Delta I_1$ ) between two specified operating points, at<br>a constant collector-to-emitter voltage. |
| h <sub>FE</sub> (inv.)                                                     | 2.5        | The inverse static forward-current transfer ratio<br>is the ratio of the dc output current to the dc<br>input current when the collector and emitter terminals<br>are interchanged and the redefined configuration<br>is measured in a normal manner.                       |
| <sup>h</sup> ie                                                            | 2,9        | The small-signal short-circuit forward-current<br>transfer ratio is the ratio of the ac output current<br>to the ac input current, with zero ac output voltage.                                                                                                             |
| Re h <sub>ie</sub>                                                         | 2.9        | The real part of the small-signal short-circuit<br>input inpedance is the real part of the quotient of<br>the ac input voltage divided by the ac input current<br>with zero ac output voltage.                                                                              |
| h<br>IE                                                                    | 2.5        | The static input resistance is the quotient of the dc input voltage divided by the dc input current.                                                                                                                                                                        |
| $h_{IE}$ ( $\Delta$ )                                                      | 2.5        | The large-signal input resistance is the quotient of the change in dc input voltage ( $\triangle v_I$ ) divided by the corresponding change in dc input current ( $\triangle I_I$ ).                                                                                        |
| I <sub>CEO</sub> , I <sub>EEO</sub>                                        | 2.3        | The cut-off current between the electrode indicated<br>by the first subscript, when it is reverse-blased<br>by a voltage less than the breakdown voltage, and the<br>reference electrode, the other electrode being open-<br>circuited.                                     |
| I <sub>CBS</sub> , I <sub>EBS</sub><br>I <sub>CES</sub> , I <sub>BES</sub> | 2.3        | The cut-off current between the electrode indicated<br>by the first subscript, when it is reverse-biased by<br>a voltage less than the breakdown voltage, and the<br>reference electrode, the other electrode being short-<br>circuited.                                    |

-

a 6 a

60 IRE 28. BS7 December, 1960

| Notation                                   | Ref. Sect.     | Definition                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>CEK</sub> , I <sub>BEX</sub>        | 2.3            | The cut-off current between the electrode indicated<br>by the first subscript, when it is reverse-biased<br>by a voltage less than the breakdown voltage, and<br>the reference electrode, the other electrode being<br>returned to the reference electrode through a given<br>resistance and/or specified reverse-bias. |
| T <sub>8</sub>                             | 2,10           | The saturation stored-charge time constant is the<br>quotient of the excess charge stored divided by the<br>proceedings excess drive current above that required<br>to maintain operation in the saturation region.                                                                                                     |
| Q <sub>8</sub>                             | 2 <b>,1</b> 0  | The stored charge is the total charge stored in the<br>base and collector regions when the transistor is<br>operated in the saturation region.                                                                                                                                                                          |
| td                                         | 2.10           | The delay time of a pulse is the time interval<br>from a point at which the leading edge of the input<br>pulse has risen to 10% of its maximum amplitude to<br>a point at which the leading edge of the output<br>pulse has risen to 10% of its maximum amplitude.                                                      |
| t <sub>f</sub>                             | 2.10           | The fall time of a pulse is that time duration during<br>which the amplitude of its trailing edge is decreasin<br>from 90 to 10% of the maximum amplitude.                                                                                                                                                              |
| tr                                         | 2 <b>.1</b> 0  | The rise time of a pulse is that time duration<br>during which the anplitude of its leading edge is<br>increasing from 10 to 90% of the maximum amplitude.                                                                                                                                                              |
| t                                          | 2,10           | The storage time of a pulse is the time interval from<br>a point 10% down from the maximum amplitude on the<br>trailing edge of the input pulse to a point 10%<br>down from the maximum amplitude on the trailing<br>edge of the output pulse.                                                                          |
| $V_{CE}(sat), V_{BE}(sat)$                 | ut)            |                                                                                                                                                                                                                                                                                                                         |
| V <sub>CB</sub> (sat), V <sub>EB</sub> (sa | <b>.t)</b> 2.4 | The saturation voltage is the dc voltage between<br>the electrode indicated by the first subscript and<br>the reference electrode for the saturation conditions<br>specified.                                                                                                                                           |
| V <sub>CE</sub> (sus)                      | 2.2            | The sustaining voltage is the dc voltage between<br>the collector and emitter in the common emitter<br>connection at specified values of collector and<br>base currents.                                                                                                                                                |

- 7 -

#### 60 IRE 28. **PS7** Décember, 1960

| Notation | Ref. Sect. |
|----------|------------|
| V<br>RT  | 2.2        |
| •        |            |

Vie

3 \* 2.5

#### Definition

The reach-through voltage (sometimes referred to as "punch-through voltage") is that value of reverse voltage for which the reverse-biased PN junction spreads sufficiently to electrically contact another junction or electrode.

The small-signal short-circuit forward-transfer admittance is the quotient of the ac output current divided by the ac input voltage, with zero as output voltage.

60 IRE 28. ES7 December, 1960

## 1.6 Characteristics for Large-Signal Applications

Methods of measurement for the following static and dynamic characteristics are described in this standard. It should be recognized that many of these characteristics are interdependent; for instance, the measurement of collector-toemitter saturation voltage  $V_{CE}(sat)$  listed in 1.6.4 inplies a minimum forwardcurrent transfer ratio  $h_{FE}$ . The measurement of an abbreviated set will usually suffice for particular devices and specific applications.

1.6.1 Static Characteristic Families

| 1) | $I_C$ vs. $V_{CE}$ curves with $I_B$ as a parameter         |
|----|-------------------------------------------------------------|
| 2) | $I_B$ vs. $V_{CE}$ curves with $I_C$ as a parameter         |
| 3) | $I_B$ vs. $V_{BE}$ curves with $I_C$ as a parameter         |
| 4) | $h_{FE}$ vs. I curves with $V_{CE}$ as a parameter          |
| 5) | $I_{\hat{C}}$ vs. $V_{CB}$ curves with $I_E$ as a parameter |
| 6) | $I_{C}$ vs. $I_{B}$ curves with $V_{CE}$ as a parameter     |

#### 1.6.2 Breakdown Voltages

BV CBO' BV EBO' BV CEO' BV CES' BV CEX RT' CE (sus)

1.6.3 Reverse Cut-off Currents

 $abla_{\rm BE} ({\rm sat}), \nabla_{\rm CE} ({\rm sat}), \nabla_{\rm CB} ({\rm sat}), \nabla_{\rm EB} ({\rm sat})$ 

1.6.5 Current Amplification Factors and Transadmittance, Transconductance

$$h_{fe}^{}, h_{fb}^{}, h_{FE}^{}, h_{FE}^{}$$
 ( $\Delta$ ),  $y_{fe}^{}, g_{fe}^{}$ 

1,6.6 Input Resistances

 $h_{IE}^{,p} h_{IE} (\Delta)$ 

**--**9 --

| 1.6.7  | Cut-off and Unity Current Transfer Ratio F                        | Tequencies     |         |
|--------|-------------------------------------------------------------------|----------------|---------|
|        | fhfb <sup>, f</sup> hfe <sup>, f</sup> l <sup>, f</sup> t         |                |         |
| 1.6.8  | Capacitances                                                      |                |         |
|        | Cob <sup>, C</sup> ob <sup>, C</sup> ie <sup>, C</sup> cb (dir.)  |                |         |
| 1.6.9  | Real Part of h                                                    |                |         |
|        | Re h <sub>ie</sub>                                                |                |         |
| 1.6.10 | Switching Times                                                   |                |         |
| •      | t <sub>d</sub> , t <sub>r</sub> , t <sub>s</sub> , t <sub>f</sub> |                |         |
| 1.6.11 | Saturation Stored Charge and Saturation Stor                      | ed Charge Time | Constan |
|        | Q <sub>s</sub> , T <sub>s</sub>                                   | ·              | • • •   |

#### 1.7 General Precautions

#### 1.7.1 Instrumentation

Attention is called to the necessity, especially in tests involving low measurement currents and powers, of eliminating or correcting for errors due to the presence of the measurement instrumentation in the test circuits. This applies particularly to voltmeter currents, ammeter voltage drops, and to stray capacitances, parasitic inductances and leakage currents introduced by test sockets, jigs, etc.

#### 1.7.2 Maximum Ratings

The test conditions such as electrode voltages and currents and junction temperatures should be maintained within the maximum device ratings specified. These ratings are limiting values which, if exceeded, may result in permanent changes in the characteristics of the transistor. It should be recognized that som combinations of absolute maximum ratings cannot normally be attained simultaneously. When particular tests are required to extend somewhat beyond a

a 10 a

60 IRE 28. PS7

specified continuous maximum rating, such portions of the testing procedure should be performed as rapidly as possible.

1.7.3 Repeatability of Measurement

Care must be taken to insure that measured parameter values are repeatable within the precision of measurement after performance of any or all tests.

1.7.4 Polarities

The correct voltage polarities for the type of transistor (PNP or NPN) must be observed at all times. All of the measurement arrangements are shown in terms of PNP transistors for illustrative purposes.

1.7.5 Temperature Effects

Transistors are inherently temperature-sensitive devices. The ambient temperature and the internal temperature rise due to power dissipation in the device must be taken into account during all tests.

The ambient temperature should be specified and recorded to insure correlation of successive measurements on devices. Adequate precautions should be taken in the design of the test equipment to insure control of the junction temperatures. For example, pulse techniques may be required to insure that rated junction temperatures are not exceeded.

1.7.6 Spurious Current Surges

Precautions must be taken in handling and testing devices to insure that they are not subjected to static electric discharges or high electric fields.

#### 2.0 Methods of Measurement

### 2.1 Static Characteristic Families

In accordance with the two-port network representation outlined in Section 1.3, input, output, and transfer characteristics may be measured to describe the junction

- 11 -

transistor. Methods for obtaining static characteristics are covered in Section 2.0 of "IRE Standards on Solid State Devices: Methods of Testing Transistors".<sup>2</sup> 2.2 Breakdown Voltages

When a junction is biased in the reverse direction, an increase in voltage will cause a relatively small increase in current until the breakdown voltage is approached. When the voltage applied reaches the breakdown voltage, a further small increase will cause a large increase in the current flowing across the junction.

Breakdown phenomena are, in general, reversible and do not lead to destruction or damage of the device unless the power dissipated in the high-current region of the breakdown characteristic is sufficient to elevate the junction temperature beyond acceptable maximum limits. However, in certain device types, permanent changes in the characteristics have been observed when breakdown voltages are exceeded. In these cases special precautions must be taken to eliminate spurious pulses or spikes in the testing apparatus.

The following sections describe procedures for determining actual breakdown voltage values. In many cases, for testing convenience, it may be sufficient to test the devices to assure that a minimum value of breakdown voltage is equalled or exceeded. All of the test circuits shown are applicable to this method of checking, except that the testing procedure would be modified with the bias supply voltages fixed at the desired minimum value of breakdown voltage, and the resultant current measured to insure that the specified current is not exceeded.

2.2.1 BV CBO

ę.

The collector breakdown voltage may be determined using the general dc measurement arrangement shown in Fig. 2, with a short circuit between terminals G-C: and a constant-current collector supply.

60 IRE 28. \$57 Becember, 1960



Fig. 2 - General DC Measurement Arrangement - Common Base

The collector breakdown voltage may be measured at a designated value of  $I_{C}$  well above the normal collector cut-off current  $(I_{CBO})$  of the device. With the emitter open-circuited, as previously specified, the applied collector current is increased until the designated value is reached; then the breakdown voltage is read on meter  $V_{CB}$ .

## 2.2.2 BV EBO

The emitter breakdown voltage may be determined using the general dc measurement arrangement shown in Fig. 2, with a short circuit between terminals E-E? and a constant-current collector supply.

The emitter breakdown voltage may be measured at a designated value of  $I_E$  well above the normal emitter cut-off current  $(I_{EBO})$  of the device. With the collector open-circuited, as previously specified, the applied emitter current is increased until the designated value is reached; then the breakdown voltage is read on meter  $V_{PD}^{\circ}$ 

60 IRE 28. PS7 December, 1960

### 2.2.3 BV CEO

The collector breakdown voltage in the common-emitter connection may be determined using the general dc measurement arrangement shown in Fig. 3, with a short circuit between terminals C-C' and a constant-current collector supply.



Fig. 3 - General DC Measurement Arrangement - Common Emitter

The collector breakdown voltage may be measured at a designated value of  $I_{C}$ well above the normal collector cut-off current  $(I_{CEO})$  of the device. With the base open-circuited, as previously specified, the applied collector current is increased until the designated value is reached; then the voltage is read on meter  $V_{CE}$ .

### 2.2.4 BV<sub>CES</sub>

The collector breakdown voltage in the common-emitter connection with the base shorted to the emitter may be determined using the general dc measurement arrangement shown in Fig. 3, with terminals B-E and C-C' short-circuited, respectively, and a constant-current collector supply. The collector breakdown voltage may be measured at a designated value of I well above the normal collector cutoff current ( $I_{CES}$ ) of the device. With the base and emitter short-circuited, as previously specified, the applied collector current is increased until the designated value is reached; then the breakdown voltage is read on meter V

CE.

» 14 ·

60 IRE 28. BS7

## 2.2.5 BV<sub>CEX</sub>

It is frequently desired to place requirements on the collector breakdown woltage in the common-calitter connection with a bias voltage and/or a resistance between cultter and bage electrodes.

The collector breaking voltage under these conditions may be determined using the general do measurement arrangement shown in Fig. 3 with a short circuit between terminals C-C', and either a short circuit or the specified resistance introduced between terminals B-B'. The base bias supply is usually constant voltage and the collector supply constant-current. With the specified value of base-bias supply voltage indicated on the voltmeter  $V_{\rm HE}$  and the terminals B-B' either shorted or connected by means of the specified resistance, the applied collector current is increased until the designated value is reached; then the breakdown voltage is read on meter  $V_{\rm GR}$ .

The same testing procedure may be used to measure the collector breakdown voltage where the test conditions require that the base electrode be connected to the emitter electrode by a resistor alone, without base-to-emitter bias. In this case the arrangement of Fig. 3 may be used, with the specified resistance introduced between terminals B-E, a short circuit between terminals C-C!, and a constant-current collector supply.

- 15 -

60 IRE 28. PS7 December, 1960

#### 2.2.6 V RT

The reach-through voltage may be determined using the measurement arrangement shown in Fig. 4.



Fig. 4 - Measurement of Reach-Through Voltage V

The circuit comprises a constant-current source of collector biasing potential with collector current and voltage monitoring facilities. The emitter is terminated in a fixed high resistance (e.g., 1 megohm) to provide a reasonably constant terminating impedance. The high impedance voltmeter monitors the emitter floating potential ( $V_{\rm EHF}$ ). As the collector potential is increased, the emitter floating potential remains relatively constant at a low value until the reach-through voltage is attained. The emitter potential then increases almost linearly with further increases of the collector voltage indicated by meter  $V_{\rm CB}$  may be used to calculate the reach-through voltage, using the relationship:

$$\begin{array}{cccc}
\nabla & \widehat{\phantom{a}} & \nabla & - & \nabla \\
RT & CB & EBF
\end{array}$$
(1)

Alternatively, the reach-through voltage may be determined using the general dc measurement arrangement shown in Fig. 3, with terminals B-B' and C-C' short-circuited, respectively. With the specified reverse base-bias voltage from a constant-voltage source indicated on voltmeter  $V_{\rm BE}$ , the collector current supply is increased until a designated value is reached; then, the voltage indicated by meter  $V_{\rm CE}$  is the reach-through voltage.

- 16 -

60 IRE 28. \$57 December, 1960

## 2.2.7 V (sus)

The sustaining voltage in the common-emitter connection may be determined using the general dc measurement arrangement shown in Fig. 3 with terminals C-C<sup>9</sup> and B-B<sup>9</sup> short-circuited, respectively, and constant-current supplies. The sustaining voltage may be measured at specified values of  $I_C$  and  $I_B$  chosen to insure operation in the breakdown region. With the base current at its specified value, the collector current is increased to the specified value; then the sustaining voltage is read on meter  $V_{CE}$ .

#### 2.2.8 Precautions

Test conditions for all breakdown voltage measurements should be such that absolute maximum ratings are not exceeded. The precautions should include limits on maximum instantaneous currents and applied voltages. High series resistances (constant-current bias supplies) and low capacitances are usually required.

#### 2.3 Reverse Cut-off Currents

## 2.3.1 I<sub>CBO</sub>, I<sub>CBS</sub>, I<sub>EBO</sub> and I<sub>EBS</sub>

The cut-off currents  $I_{CBO}$ ,  $I_{CBS}$ ,  $I_{EBO}$ , and  $I_{EBS}$ , may be measured using the general dc measurement arrangement shown in Fig. 2.  $I_{CBO}$  is the collector current at a specified value of  $V_{CB}$ , with a short circuit between terminals C-C' and a constant-voltage collector supply. Similarly,  $I_{EBO}$  is the emitter current at a specified value of  $V_{EB}$ , with a short circuit between terminals E-E' and a constant-voltage emitter supply.

 $I_{CBS}$  is the collector current at a specified value of  $V_{CB}$ , with terminals C-C<sup>1</sup> and E=B short-circuited, respectively and constant-voltage collector supply. Similarly,  $I_{EBS}$  is the emitter current at a specified value of  $V_{EB}$ , with terminals E=E<sup>2</sup> and C=B short-circuited, respectively, and a constant-voltage emitter supply.

- 17 -

### 2.3.2 ICEO<sup>3</sup> ICES<sup>3</sup> IBEO<sup>3</sup> and IBES

The cut-off currents  $I_{CEO}$ ,  $I_{CES}$ ,  $I_{BEO}$ , and  $I_{BES}$  may be measured using the generalized dc measurement arrangement shown in Fig. 3.  $I_{CEO}$  is the collector current at a specified value of  $V_{CE}$ , with a short circuit between terminals C-C' and a constant-voltage collector supply. Similarly,  $I_{BEO}$  is the base current at a specified value of  $V_{EE}$ , with a short circuit between terminals B-B' and a constant-voltage emitter supply.  $I_{CES}$  is the collector current at a specified value of  $V_{CE}$ , with terminals C-C' and B-E short-circuited, respectively and a constant-voltage collector supply. Similarly,  $I_{BES}$  is the base current at a specified value of  $V_{EE}$ , with terminals B-B' and C-E short-circuited, respectively, and a constant-voltage emitter supply.

60 IRE 28. 257 December, 1960

It should be noted that

$$I_{CBS}$$
  $\cong$   $I_{CES}$  (2a)  
 $I_{EBO}$   $\cong$   $I_{BEC}$  (2b)

Consequently, these cut-off currents can be measured with either the commonbase or common-emitter arrangement.

2.3.3 I<sub>CEX</sub> and I<sub>BEX</sub>

It is frequently desired to place requirements on the collector and emitter cut-off currents in the common-emitter and common-collector connections with the opposite electrode reverse- or forward-biased to approximate actual operating conditions.

The collector cut-off current  $I_{CEX}$  may be measured using the general dc measurement arrangement of Fig. 3, with terminals B-B' and C-C' short-circuited, respectively. The base bias supply is usually constant-voltage and the collector supply constant-current.  $I_{CEX}$  is the collector-to-emitter current at a speci-

- **18** -

fied value of V , with the designated value of base-to-emitter bias voltage CE indicated on the voltmeter  $V_{_{\rm DDP}}$ .

The cut-off current I may be measured using the general dc measurement arrangement of Fig. 3, with terminals B-B' and C-C' short-circuited, respectively. The collector supply is usually constant-voltage and the base supply constantcurrent. I is the base-to-emitter current at a specified value of  $V_{\rm BE}$ , with the designated value of collector-to-emitter bias voltage indicated on the voltmeter  $V_{\rm CIP}$ .

#### 2.3.4 Precautions

The bias-supply voltage for a particular junction must have the correct polarity so that the junction is reverse-biased during reverse cut-off current measurements. For example, with respect to the common-base measurement arrangement, Fig. 2,  $V_{CB}$  and  $V_{EB}$  are negative for PNP transistors and positive for NPN transistors. In the case of the common-emitter measurement arrangement, Fig. 3,  $V_{CE}$  is negative for PNP transistors and positive for NPN transistors, while  $V_{EE}$ is positive for PNP transistors and negative for NPN transistors.

The bias-supply voltage for a particular junction must be less than the breakdown voltage of the junction. It is important to recognize that the cutoff currents of a junction transistor are extremely temperature sensitive. Consequently, the device temperature should be recorded when measuring these currents. This is particularly important when it is required to correlate data obtained over a relatively long period of time involving successive measurements on devices.

#### 2.4 Saturation Voltages

When a transistor is operated in Region III, the emitter and collector junctions are forward voltage-biased, and the collector current is determined principally by the external circuit conditions.

- 19 -

## 2.4.1 $V_{CE}$ (sat)

The collector-to-emitter saturation voltage in the common-emitter connection may be determined using the general dc measurement arrangement shown in Fig. 3 with terminals B-B<sup>3</sup> and C-C<sup>3</sup> short-circuited, respectively, and constant-summent suplies. The saturation voltage may be measured at designated values of I<sub>C</sub> and I<sub>B</sub> chosen to insure operation in the saturation region. With the base current at its designated value, the collector bias current is increased to the designated value; then the collector-to-emitter saturation voltage is read on meter  $V_{CE}^{\circ}$ . 2.42  $V_{RE}^{\circ}$  (sat)

The base-to-emitter saturation voltage in the common-emitter connection may be determined using the general dc measurement arrangement shown in Fig. 3 with terminals B-B' and CAC' short-circuited, respectively and constant-current supplies. The saturation voltage may be measured at designated values of  $I_B$ and  $I_C$  chosen to insure operation in the saturation region. With the base current at its designated value, the collector bias current is increased to the designated value; then the base-to-emitter saturation voltage is read on meter  $V_{\rm BE}^{\circ}$  $2.4.3 V_{\rm CB}$  (sat)

The cellector-to-base saturation voltage in the common-base connection may be determined using the general dc measurement arrangement shown in Fig. 2 with terminals E-E<sup>1</sup> and C-C<sup>2</sup> short-circuited respectively, and constant-current supplies. The saturation voltage may be measured at designated values of  $I_{C}$  and  $I_{E}$  chosen to insure operation in the saturation region. With the emitter current at its designated value, the collector bias current is increased to the designated value, then the collector-to-base saturation voltage is read on meter  $V_{CE}$ .

س 20 م

60 IRE 28. **PS7** ... Decembér, 1960

### 2.4.4 $V_{EB}$ (sat)

The emitter-to-base saturation voltage in the common-base connection may be determined using the general dc measurement arrangement shown in Fig. 2 with terminals E=E' and C=C' short=circuited respectively, and constant-current supplies. The saturation voltage may be measured at designated values of  $I_E$ and  $I_C$  chosen to insure operation in the saturation region. With the emitter current at its designated value, the collector bias current is increased to the designated value; then the emitter=to=base saturation voltage is read on meter  $V_{EB}$ . 2.4.5 Precautions

In saturation voltage measurements, using the general dc measurement arrangements of Figs. 2 and 3, provision should be made for shorting the current meters after adjustment to the desired levels since the voltage-drops across the current meters may be comparable with the saturation voltages. Alternatively, the voltmeter connections may be switched to the device terminals for these measurements.

### 2.5 Current Transfer Ratios, Transadmittance and Transconductance

2.5.1 Small-Signal Forward-Current Transfer Ratios (h , h ) fe fb

Methods of test are described in Sections 3.5 and 3.6 of <u>"IRE Standards</u> on Solid-State Devices: Methods of Testing Transistors".<sup>2</sup> The operatingpoint bias conditions and frequency of measurement must be specified. 2.5.2 Transadmittance (T. ) and Transaction (...)

2.5.2 Transadmittance (y ) and Transconductance (g<sub>fe</sub>)

Methods of test are described in Sections 3.5 and 3.6 of "IRE Standards on Solid-State Devices, Methods of Testing Transistors".<sup>2</sup> The operating-point bias conditions and frequency of measurement must be specified.

⇔ 2<u>1</u>~∞

60 IRE 28, 857

### 2.5.3 Large-Signal Current Transfer Ratios

Large-signal current transfer ratios useful for large-signal amplifier and switching characterization may be measured using the arrangements shown in Figs. 5 and 6.



Fig. 5 Darge-Signal Current Transfer Ratio Measurement-Arrangement I





60 IRE 28, 757

#### 2.5.3.1 b FE

The static large-signal forward-current transfer ratio is usually specified at a given collector-to-emitter voltage  $(V_{CE})$  and collector current  $I_{C}$ , or base current  $I_{B}$ . Using the arrangement shown in Fig. 5, h may be measured by applying a voltage of the desired magnitude between collector and emitter terminals and increasing the base current until the specified collector current  $I_{C}$  or base current  $I_{B}$  is reached.

Alternatively, the arrangement shown in Fig. 6 may be used to measure  $h_{FE}$ . The emitter bias supply and series resistor  $R_1$  are adjusted to provide the desired current  $I_C$  and the collector voltage supply is adjusted to provide the specified voltage  $V_{CE}$ . The static forward-current transfer ratio is defined by the ratio of the collector current  $I_C$  to the base current  $I_B$ .

The inverse static large-signal forward-current transfer ratio is usually specified at a given collector-to-smitter voltage  $(V_{CE})$  and emitter current  $I_{E^9}$ or base current  $I_{B^9}$ . Using the measurement arrangements shown in Figs. 5 and 6,  $h_{FE}$  (inv) may be measured following the procedures described in Section 2.5.3.1, except that the devices are inserted in the test circuitry with collector and emitter electrodes inverted. The inverse static large-signal forward-current transfer ratio is defined by the ratio of the emitter current  $I_E$  to the base current  $I_{B^9}$ 

$$2.5.3.3 h_{FE} (A)$$

The large-signal forward-current transfer ratio  $h_{FE}$  ( $\Delta$ ) is usually specified at given collector-to-emitter voltages ( $V_{CE}$ ) over ranges of collector and base currents. This ratio may be measured using the arrangement shown in Fig. 6 by applying a constant current of the desired magnitude to the emitter

#### 60 IRE 28. PS7 December, 1960

electrode by means of the emitter bias supply and a suitably proportioned series resistor,  $R_1$ . The collector voltage supply is adjusted to provide the specified voltage  $V_{CE}$ . Both  $I_C$  and  $I_B$  are measured. The emitter electrode is then switched to the other resistor,  $R_2$ , to provide a higher emitter current than formerly passed through the devices; the collector supply is readjusted to provide the specified V, and I and I are again measured.  $R_1$  and  $R_2$  are proportioned to cover the operating range of interest. The large-signal forward-current transfer ratio  $h_{FE}$  ( $\bigtriangleup$ ) is defined by the following relationship:

$$h_{\text{FE}} (\Delta) = \frac{I_{\text{C}_2} - I_{\text{C}_3}}{I_{\text{B}_2} - I_{\text{B}_1}} \qquad (3)$$

#### 2.6 Input Resistances

The static and large-signal input resistances h and h and h  $(\triangle)$ , useful for amplifier and switching characterizations, may be measured using the arrangement shown in Fig. 6.

The static input resistance h<sub>IE</sub> may be evaluated under the same test conditions as outlined in Section 2.5.3.1, measuring the base-to-emitter voltage and base current. The static input resistance is defined by the quotient of the baseto-emitter voltage divided by the base current.

2.6.2 
$$h_{IE}$$
 ( $\triangle$ )

The large-signal input resistance  $h_{IE}(\Delta)$  may be evaluated under the same test conditions as outlined in Section 2.5.3.2, measuring base-to emitter voltages and base currents at the desired operating points. The large-signal input resistance  $h_{TE}(\Delta)$  is defined by the following relationship:

$$h_{IE}(\Delta) = \frac{V_{EB_2} - V_{EB_1}}{I_{B_2} - I_{B_1}}$$
 (4)

- 24 -

2.6.3 Presentions

The large-signal measurements covered by the measurement circuits of Figs. 5 and 6 are frequently made on devices capable of dissipating watts of power, using external heat sinks. It is common practice to use heat transfer agents and spring clips to improve the heat transfer between device and heat sink. The temperature of the device mounting may be monitored by a thermocouple. Care must be taken to minimize the voltage drops in the leads connecting the measurement instrumentation between device electrodes and biasing supplies. The measurements performed on higher power devices are usually made with low applied collector voltages to reduce the internal power dissipation, thus limiting the internal temperature rise of the device.

60 IRE 28 ... #57

Pulse techniques may be employed, using low repetition rates and pulse widths consistent with device frequency limitations, to facilitate testing under maximum current conditions without exceeding maximum junction temperatures.

2.7 Cut-off and Unity Current Transfer Ratio Frequencies

Terminal parameter measurements on higher-frequency devices, particularly on complex device structures, indicate that simplified equivalent circuits may not completely describe the behavior of the device. In large-signal and switching applications particularly, the forward-current transfer ratio vs. frequency characteristics must be adequately described and characterized.

2.7.1 fhfb

Methods of measuring  $h_{fb}$  as a function of frequency are described in Sections 3.5 and 3.6 of IRE Standards on Solid-State Devices, Methods of Testing <u>Transistors</u><sup>2</sup> The dc biasing conditions defining the operating point at which the measurement is to be made must be specified. As shown in Fig. 7  $\begin{vmatrix} h \\ fb \end{vmatrix}$  is relatively constant at low frequencies; as the frequency of measurement is

**∞ 25 ∞** 

## 60 IRE 28 1957

increased, h decreases at a rate approaching an asymptote of 6 db/octave. The frequency at which h<sub>fb</sub> equals  $\sqrt[4]{2}/2$  of its low frequency value is defined as f<sub>hfb</sub>.



Fig. 7 Typical Forward-Current Transfer Ratio vs. Frequency Characteristic - Common Base

Methods of measuring  $h_{fe}$  as a function of frequency are described in Sections 3.5 and 3.6 of <u>IRE Standards on Solid State Devices</u>, Methods of Testing <u>Transistors</u>.<sup>2</sup> The dc biasing conditions defining the operating point at which the measurement is to be made must be specified. As shown in Fig. 8,  $|h_{fe}|$  is relatively constant at low frequencies, as the frequency of measurement is increased,  $|h_{fe}|$  decreases at a rate approaching an asymptote of approximately 6 db/octave. The frequency at which  $|h_{fe}|$  equals 272 of its low frequency value is  $f_{hee}$ .

60 IRE 28 1960

The frequency at which  $\begin{vmatrix} h \\ fe \end{vmatrix}$  equals unity  $(\begin{vmatrix} h_{fe} \end{vmatrix}$  indber 0) is  $f_1$ . The product  $f \begin{vmatrix} h \\ fe \end{vmatrix}$  is  $f_1$  provided that the measurement frequency f is substantially greater than  $f_{hfe}$ .

I ) I D Into

A useful criterion for establishing the measurement frequency is based upon the magnitude of the forward-current transfer ratio, as shown in (5)

$$0_{o3}$$
  $h_{fe}$  (low freq<sub>o</sub>)  $h_{fe}$  measo  $2$  (5)



Fig. 8 Typical Forward-Current Transfer Ratio vs. Frequency Characteristic - Common Emitter 2.7.3 Precautions

Care should be taken in interpreting the contaiting of  $f_{\rm hfb}$  measurements. Due to direct transmission of signal from emitter to collector at frequencies greater than  $f_{\rm hfb}$ , the short-circuit forward-current transfer ratio  $h_{\rm fb}$  may exceed the values predicted by the 6 db/ectave asymptote as indicated in Fig. 8. It is possible, in certain devices, for h to exhibit a secondary peak with is value exceeding unity.

#### 2.8 Capacitances

## 2.8.1 C ... Coe

The output capacitances  $C_{ob}$  and  $C_{oe}$  may be measured by resonance or bridge methods described in Section 3.5.5.10 of <u>TRE Standards on Solid-State</u> <u>Devices, Methods of Testing Transistors</u><sup>2</sup> Alternatively, the output capacitances may be determined as the shunt susceptive part of the output admittance using the method of measurement described in Section 3.5.7.5, same reference. The dc biasing conditions defining the operating point at which the measurement is to be made, and the measurement frequency, must be specified.

2.8.2 C

The input capacitance may be measured by resonance or bridge methods described in Section 3.5.5.10 of <u>IRE Standards on Solid-State Devices</u>, <u>Methods</u> of <u>Testing Transistors</u>.<sup>2</sup> The measurement frequency and the dc biasing conditions defining the operating point must be specified.

## 2.8.3 C (dir.)

The direct intersterminal capacitance between the collector and the base may be measured by using a direct-capacitance bridge<sup>7</sup>, with the emitter terminal grounded to the common shield.

Alternatively, the following two-terminal capacitances can be measured by resonance or bridge methods described in Section 3.5 of "IRE Standards on Solid-State Devices: Methods of Testing Transistors".<sup>2</sup> and the direct capacitance can be calculated using the following relationship.:

 $C_{cb}$  (fir.) •  $C_1 + C_2 - C_3$ ·(6)

<sup>. &</sup>quot;IRE Standards on Electron Tubes: Methods of Testing", 1950 (50 IRE 7. S2) Sec. 7.1 Proc. IRE Vol. 38 pp 918-1093, August-September, 1950

#### 60 IRE 28. p57 December, 1960

where:

- Cl is the capacitance between the collector terminal and ground, with base emitter terminals grounded.
- C<sub>2</sub> is the capacitance between the base terminal and ground, with collector and emitter-terminals grounded.
- C<sub>3</sub> is the capacitance between the collector and base terminals strapped together and ground, with the emitter-terminal grounded.

The measurement frequency and the dc biasing conditions defining the operating point must be specified.

2.8.4 Precautions

The shunt capacitance introduced by the test circuitry and mounting Jigs should be kept to a minimum and its value subtracted from the measured capacitance. The measured value should be corrected if it is necessary to use a dc blocking capacitor for testing convenience.

2.9 Real Part of his (Re his)

The high frequency performance of transistors is usually limited by the series extrinsic base resistance  $r_b$ , the parallel collector-base capacitance, carrier transit time and emitter transition capacitance. Often the extrinsic base resistance  $r_b$  is taken to be equal to Re  $h_{ie}$  at a frequency sufficiently high that He  $h_{ie}$  is essentially independent of frequency (See Fig. 9). This, however, implies that the device can be represented by one of the simple equivalent circuits, such as the hybrid pi<sup>8</sup>. If such an equivalent circuit is not valid for the particular device configuration, the locus of  $h_{ie}$  will deviate from the semi-circle as shown by the dashed lines in Fig. 9.

2.9.1 Re h

**8**.

The resistive and reactive components of the short-circuit input inpedance may be measured by any of the test methods described in Sections 3.5.6 L.J. Giacoletto "The Study and Design of Alloyed-Junction Transistors", 1954 IRE Conv. Rec., Vol. 2, Pt. 3, p. 1023 1954 L.J. Giacolette, "Skudy of pro-balloy. Junction Transistor from DC Through Medium Frequencies," RCA Review, Vol. 15, pp. 506-562

· 29 ·

and 3.5.7 of IRE Standard on Solid State Devices, Methods of Testing Transsistors.<sup>2</sup> A typical plot in the  $h_{ie}$  complex plane showing the frequency dependence of the components<sup>7</sup> of  $h_{ie}$  is shown in Fig. 9.

2.9.2 Precautions

Care should be taken to either eliminate or correct for any external inductance placed in series with the emitter, as Re  $h_{ie}$  is very sensitive to this particular perasitic parameter at high frequencies. Base lead inductance and stray capacitances should also be considered, although they are relatively less important.

2.10 Dynamic Measurements

2.10.1 Switching Times

The switching speed of a transistor may be characterized by the delay, rise, storage<sup>9</sup> and fall times  $(t_d, t_r, t_s, and t_f, respectively)$ . <sup>4,5</sup> The pulse characteristics defining these times are shown in Fig. 10.



#### Fig. 19 Typical Complex Plane Representation of Short-Circuit Input Impedance his

- 7. R. P. Abraham, "Transistor Behavior at High Frequencies", IRE Trans. on Elect. Dev. Vol. ED - 7, No. 1, pp. 59-69, 1960.
- 9. R. P. Nanavati, "Prediction of Storage Time in Junction Transistors", IRE Trans. on Elect. Dev., Vol. EO-7, No. 1, pp. 9-15, 1960

transistor to be measured. Typical input voltage driving conditions are illustrated in Fig. 12. The output waveform is monitored by means of an oscilloscope or other suitable output detector to determine the various switching times.

#### 2.10.1.3 Combinational Drive

A useful combination of constant-current and constant-voltage drive conditions which may be used to approximate particular operational requirements is afforded by the measurement arrangement shown in Fig. 11 with terminals B-B<sup>‡</sup> short-circuited. In this case, the turn-off times  $(t_s \text{ and } t_f)$  are obtained with a constant-current ON condition and a constant voltage "turn-off" impulse fed to the base through the capacitor C. The transistor is operated in the common-emitter connection with a specified collector load resistance  $R_c$  and collector bias supply voltage  $V_{CC}$ . The output waveform is monitored by means of an oscilloscope or other suitable output detector to determine the various switching times.





60 IRE 28. BS7



- 34 -





Fig. 12 Arrangement for Measuring Switching Times Using Constantwoldage Intre

- 55 -

#### 60 IRE 28. PS7 December, 1960

#### 2.10.2 Saturation-Stored Charge Measurements (Q<sub>s</sub>)

The stored charge is useful as an indication of the speed of recovery of a transistor from an ON to an OFF state, where in the ON condition, operation in Region III is assumed. The saturation stored charge may be defined as the total charge stored in the base and collector regions of the transistor for the ON condition specified by the collector current and the base current drive.

The saturation stored charge may be measured using the circuit arrangement shown in Fig. 13. The transistor is operated with zero dc collector current, and the emitter current I is adjusted to the specified dc value. The input voltage  $\begin{bmatrix} v_i(t) \end{bmatrix}$  pulse level impressed upon the base terminal is set to provide the prescribed back-biasing to periodically switch the diode CRI between conduction and non-conduction. The emitter is thereby open-circuited and the stored charge is transferred to the capacitor C in the collector circuit. The diode CRI in series with the emitter serves to isolate the transistor from the dc emitter current source during the non-conduction period and should be selected for high-speed switching properties, (i.e., low storage, fast recovery, etc.) Alternatively, a suitable electron tube diode may be used.

The peak output voltage  $V_0$  across the capacitor C may be measured with an oscilloscope or other suitable peak pulse detector. The saturation stored charge Qs is the product of the peak pulse output voltage and the total capacitance between collector and ground.

Qs =  $\nabla_{0}$  (C + C<sub>s</sub>) (7) where :  $\nabla_{0}$  is the peak output voltage C is the capacitor value

C<sub>s</sub> is the stray capacitance, including measurement probe capacitance

- 36 -



Fig. 13 Measurement Circuit for Saturation Stored Charge Qg and Typical Waveforms - First Method

1

37 -

#### 60 IRE 28. PS7 December, 1960

Typical waveforms are shown with the measurement circuit in Fig. 13.

Alternatively, the saturation stored charge for any specified value of collector current and base current drive may be measured using the arrangement shown in Fig. 14. The base driving current and ON collector current may be approximated using the relationships:

$$I_B = \frac{V_1}{R_B}$$
 and  $I_C = \frac{V_{CC}}{R_C}$  (8)

where:  $\nabla$  is the peak input voltage. The capacitor C is adjusted for the minil mum capacitance required to achieve the desired output waveform  $\nabla_0$  (t) having a sharp turn-off characteristic as illustrated in Fig. lluc. The saturation stored charge Qs is the product of the peak input voltage  $(\nabla_1)$  and the amplitude  $(\nabla_1)$ and the capacitance C.

$$Q_s = V_1 C$$
 (9)

#### 2.10.3 Saturation Stored-Charge Time Constant Measurements (15 s)

The saturation stored-charge time constant (C s) is proportional to the excess charge stored per unit of excess drive (base) current and may be used to characterize the saturation charge storage properties of a transistor. The following relationship may be used:

$$\widehat{T} s = \frac{Qs}{I_{Bl} - I_{Bs}}$$
(10)

where:  $Q_s$  is the saturation stored charge in micro-microcoulombs  $I_{Bl}$  is the base current drive in the ON condition  $I_{Bs}$  is the minimum base current to obtain saturation.

- 38 -



- 39 -

The minimum base current to obtain saturation should be evaluated in terms of the particular circuit under consideration and may be calculated by:

$$I_{\rm BS} \stackrel{\text{ICl}}{\longrightarrow} \frac{1}{h_{\rm FF}}$$
(11)

where ?

I<sub>CL</sub> is the ON collector current

 $h_{FE}$  is the static value of the forward current transfer ratio in the active region near saturation

60 IRE 28, 957 Demonstry, 1960

It should be noted that if the first method of measurement of Qs outlined in Section 2.10.2 is used,  $I_{BS} = 0$  since  $I_{C1} = 0$ .

An alternate method of measuring the saturation stored-charge time constant  $(\tilde{\iota}s)$  is to measure the storage time  $(t_s)$  as outlined in Section 2.10.1 and calculate  $\tilde{\iota}_s$  using the relationship:

$$\overline{l}s = \frac{t_s}{I_{B1} - I_{B2}}$$
(12)  
$$\ln \frac{I_{B1} - I_{B2}}{I_{B2} - I_{B2}}$$

In the above expression  $I_{B2}$  is the base current drive increased during the interval the transistor is being removed from saturation and the other variables are as previously defined. If  $I_{B2}$  is a reverse current, the sign is negative.

#### 2.10.4 Precantions

The time constant ( $\tilde{\iota}$  s) is not necessarily the storage time **effective** in any particular circuit. The storage time (t<sub>s</sub>) of a transistor under actual operating conditions may be calculated using (12).

- 40 - <sup>2</sup>

In switching time measurements using the measurement arrangement of Fig. 11, specific attention to the absolute values of the bias support potentials, pulse amplitudes, and the precision of the base and collector resistances is required if correlation between measurements made on test equipment instrumentation is to be achieved. These precautions, in general, hold for all time-based measurement instrumentation. In addition, the effects of stray capacitance introduced by the test probes of monitoring oscilloscopes must be taken into consideration.

60 IRE 28, 1960



FIG. 3 GENERAL DC MEASUREMENT ARRANGEMENT - COMMON EMITTER



FIG.4 MEASUREMENT OF REACH - THROUGH VOLTAGE - V



FIG. 7 TYPICAL FORWARD - CURRENT TRANSFER RATIO vs. FREQUENCY CHARACTERISTIC - COMMON BASE



ł

FIG. 8 TYPICAL FORWARD -- CURRENT TRANSFER RATIO VS. FREQUENCY CHARACTERISTIC - COMMON EMITTER



# FIG. 9 TYPICAL COMPLEX PLANE REPRESENTATION OF SHORT-CIRCUIT INPUT IMPEDANCE h<sub>ie</sub>

2







Fig. 14 MEASUREMENT CIRCUIT FOR SATURATION STORED CHARGE Q<sub>S</sub> AND TYPICAL WAVEFORMS - SECOND METHOD



a general de la companya de la compa El companya de la comp

.